# Nonvolatile memories using deep traps formed in HfO<sub>2</sub> by Nb ion implantation

Min Choul Kim,<sup>1</sup> Chang Oh Kim,<sup>1</sup> Houng Taek Oh,<sup>1</sup> Suk-Ho Choi,<sup>1,a)</sup> K. Belay,<sup>2</sup> R. G. Elliman,<sup>2</sup> and S. P. Russo<sup>3</sup>

<sup>1</sup>Department of Applied Physics, College of Applied Science, Kyung Hee University, Yongin 446-701, Korea <sup>2</sup>Electronic Materials Engineering Department, Research School of Physics and Engineering, Australian National University, Canberra ACT 0200, Australia <sup>3</sup>Department of Applied Physics, School of Applied Sciences, RMIT University, Melbourne, Australia

(Received 9 November 2010; accepted 11 January 2011; published online 8 March 2011)

We report nonvolatile memories (NVMs) based on deep-energy trap levels formed in HfO<sub>2</sub> by metal ion implantation. A comparison of Nb- and Ta-implanted samples shows that suitable charge-trapping centers are formed in Nb-implanted samples, but not in Ta-implanted samples. This is consistent with density-functional theory calculations which predict that only Nb will form deep-energy levels in the bandgap of HfO<sub>2</sub>. Photocurrent spectroscopy exhibits characteristics consistent with one of the trap levels predicted in these calculations. Nb-implanted samples showing memory windows in capacitance–voltage (V) curves always exhibit current (I) peaks in I–V curves, indicating that NVM effects result from deep traps in HfO<sub>2</sub>. In contrast, Ta-implanted samples show dielectric breakdowns during the I–V sweeps between 5 and 11 V, consistent with the fact that no trap levels are present. For a sample implanted with a fluence of  $10^{13}$  Nb cm<sup>-2</sup>, the charge losses after  $10^4$  s are ~9.8 and ~25.5% at room temperature (RT) and 85°C, respectively, and the expected charge loss after 10 years is ~34% at RT, very promising for commercial NVMs. © 2011 American Institute of Physics. [doi:10.1063/1.3554444]

## I. INTRODUCTION

Over recent decades the demand for nonvolatile memory (NVM) devices has grown rapidly, especially for applications associated with portable electronics. Most of these devices are based on floating gate transistors whose characteristics are modified by charge stored on the floating gate. The use of discrete charge-traps prevents the catastrophic charge leakage that can occur in conventional poly-Si floating-gate memories due to local breakdown of the thin tunneling oxide and offers scaling advantages, including lower-voltage operation, faster program/erase (P/E) speeds, lower power consumption, and longer data retention. Nanocrystal (NC)-based charge-trap flash (CTF) memories are promising candidates for nextgeneration NVMs.<sup>1-3</sup> However, only a few NCs can be included in each memory cell as the devices are scaled to nanometer size, thereby limiting the number of electrons stored per bit and compromising device reliability, multibit operation, and charge retention.<sup>4</sup> Moreover, optimal performance requires that NCs have diameters of  $\sim$ 3 to 5 nm and are uniformly distributed with a density exceeding  $10^{13}$  cm<sup>-2</sup>, a technologically challenging requirement. Alternative strategies based on charge trapping at native defects have proven very successful for materials such as silicon nitrides<sup>5</sup> and have been studied in high-k dielectrics such as  $Y_2O_3$ , La<sub>2</sub>O<sub>3</sub>, and  $\text{Tb}_2\text{O}_3^{6-9}$  as a means of scaling devices to smaller dimensions. However, the use of native defects is limited by the fact that they are uniformly distributed throughout the dielectric layer, and have a density that is process-dependent and difficult to control. We have previously proposed the

ion-implantation of impurities as a means of forming deep traps in the bandgap of  $Al_2O_3$  and have demonstrated the feasibility of this method for CTF NVMs.<sup>10,11</sup>

In this paper, we report charge trapping effects in Nband Ta-implanted HfO<sub>2</sub>. The charge traps are characterized by photoconductivity (PC), capacitance-voltage (C–V), and current-voltage (I–V) measurements, and the results are compared with density functional theory (DFT) calculations.

#### **II. EXPERIMENTAL**

For the fabrication of metal–oxide–semiconductor (MOS) memory devices, a 5 nm SiO<sub>2</sub> layer was first grown on a p-type (100) Si wafer by conventional thermal oxidation. A 25 nm HfO<sub>2</sub> layer was then grown on top of the SiO<sub>2</sub> layer by atomic layer deposition. These Si/SiO<sub>2</sub>/HfO<sub>2</sub> structures were implanted at room temperature (RT) with 60 keV Nb ions and 90 keV Ta ions to nominal fluences (n) in the range from  $10^{12}$  cm<sup>-2</sup> (from  $10^{13}$  cm<sup>-2</sup> for Ta ions) to  $10^{15}$  cm<sup>-2</sup>. The ion-range and damage distributions, calculated using the SRIM code,<sup>12</sup> are shown in Fig. 1(a) and 1(b), respectively. The samples were subsequently annealed in a rapid thermal annealing apparatus at a temperature of 600°C for 5 min under a nitrogen ambient.

PC spectra were measured by using a coplanar, twoprobe geometry with Al electrodes of 4 mm length and 2 mm separation to characterize the energy levels of traps in the bandgap. The PC spectra were measured at 80 K in a  $LN_2$  refrigerator using a xenon lamp as the light source and under a bias of 1 V, which is within the linear range of I–V characteristics. The power density of the incident light on the sample surface was in the range of  $20 \sim 290$  mW/cm<sup>2</sup>

0021-8979/2011/109(5)/053703/4/\$30.00

109, 053703-1

<sup>&</sup>lt;sup>a)</sup>Electronic mail: sukho@khu.ac.kr.

053703-2 Kim et al.



J. Appl. Phys. 109, 053703 (2011)

FIG. 1. (Color online) (a) Ion range distributions calculated with the SRIM2010 code for Nb- and Ta-implanted Si/SiO<sub>2</sub>/HfO<sub>2</sub> structures. (b) Total vacancy concentration as a function of depth for Ta and Nb implants.

depending on the photon energy, and spectra were corrected for such variations over the measurement range of  $2 \sim 5$  eV. Al electrodes with a diameter of 200 µm were deposited on the samples in a vacuum for I–V and C–V measurements of MOS capacitors. I–V and high-frequency C–V measurements were performed using an Agilent 4156C precision semiconductor parameter analyzer and Agilent 4284A precision LCR meter with a frequency of 1 MHz.

### **III. RESULTS AND DISCUSSION**

Figure 2(a) compares PC spectra for MOS cells fabricated with unimplanted HfO<sub>2</sub>, and with Nb- and Ta-implanted HfO<sub>2</sub>. The spectrum from the cell with unimplanted HfO<sub>2</sub> shows a monotonic increase in photocurrent with increasing photon energy and no obvious emission peaks. A similar response is observed from the Ta-implanted sample. In contrast, the cell implanted with Nb ions  $(1 \times 10^{13} \text{ cm}^{-2})$  shows a broad peak centered at around 3.2 eV. This suggests that Nb implantation produces defects with energy levels ~3.2 eV below the conduction band minimum (CBM) of HfO<sub>2</sub>.

Periodic spin-unrestricted DFT calculations using the B3LYP functional<sup>13</sup> were performed to predict the energies of the defect levels introduced by Nb and Ta impurities in monoclinic HfO<sub>2</sub>. The predicted bandgap for the bulk (unimplanted) HfO<sub>2</sub> lattice using B3LYP was 6.15 eV, which is in excellent agreement with experimental results.<sup>14</sup> Calcula-



FIG. 2. (Color online) (a) Photoconductivity spectra of memory cells with unimplanted  $HfO_2$ , and with Nb- and Ta-implanted  $HfO_2$ . The implantation was done with Nb or Ta ions of  $10^{13}$  cm<sup>-2</sup> fluence. (b) Schematic diagram showing the calculated trap energy levels for Nb-implanted HfO<sub>2</sub>.

tions for Nb predicted defect states at energies of 1.12 and 3.29 eV below CBM, both of which are unoccupied, as shown in Fig. 2(b), while similar calculations for Ta predicted no defect states in the energy gap of HfO<sub>2</sub>. The PC peak shown in Fig. 2(a) for Nb-implanted HfO<sub>2</sub>, located at around 3.2 eV, is consistent with the calculated defect level at 3.29 eV.

Figure 3(a) shows C-V hysteresis loops for a cell implanted with Nb  $(10^{13} \text{ cm}^{-2})$  for various sweep voltages. All C-V curves show counter-clockwise hysteresis loops, indicating electron injection from the Si substrate to the charge-trapping layer containing Nb ions. As shown in Fig. 3(b), the memory window ( $\Delta V$ ) increases from ~3.6 to  $\sim$ 4.95 V with increasing implant fluence (over the range from  $10^{12}$  to  $10^{13}$  Nb.cm<sup>-2</sup>) under a sweep voltage of ±15 V, consistent with an increase in the density of charge-trapping states. In contrast, cells implanted to fluences  $\geq 10^{14}$  $\rm cm^{-2}$  showed almost no hysteresis (zero memory window), even though they exhibited well-defined C-V curves. From ion-range and damage simulations in Fig. 1, it is clear that the implantation creates defects throughout the dielectric film and into the Si substrate. The resulting electrical response will reflect contributions from doping and defects, with partial annealing of the defects expected during the 600°C anneal. The defect contribution is expected to increase with increasing ion fluence, which explains why no memory window is observed for fluences  $>10^{14}$  cm<sup>-2</sup>.

The cell with unimplanted  $HfO_2$  showed no significant memory window for sweep voltages in the range from  $\pm 9$ to  $\pm 15$  V. This demonstrates that memory effects are attributed to the charge traps produced by the Nb ion implantation, not by natural defects in  $HfO_2$  or the  $HfO_2/SiO_2$ interface states. Samples implanted with Ta did not exhibit well-defined C–V curves.

The amount of charge stored in the traps can be estimated from the relation  $Q = C\Delta V$ , where C is the capacitance density and  $\Delta V$  is the memory window.<sup>15</sup> In this work, C and  $\Delta V$  are about  $1.81 \times 10^{-7}$  Fcm<sup>-2</sup> (capacitance = 57 pF, contact area =  $\pi \times 100 \times 100 \ \mu m^2$ ) and 4.95 V, respectively, for a cell with Nb ions of  $10^{13}$  cm<sup>-2</sup> fluence. Thus, the electron density stored in the traps is estimated to be  $5.56 \times 10^{12}$ cm<sup>-2</sup>, which is comparable to the trap density of siliconoxide-nitride-oxide-silicon.<sup>16</sup>



FIG. 3. (Color online) (a) C–V hysteresis loops of MOS cells fabricated with Nb implantation to a fluence of  $10^{13}$  Nb cm<sup>-2</sup>. (b) Memory window as a function of sweep voltage for various Nb fluences.

Figure 4(a) shows I-V characteristics of MOS cells with various Nb fluences under a sweep voltage of  $\pm 13$  V. The I-V curves show clockwise hysteresis loops while the bias is swept from 0 to positive and back into negative voltages. The cell with Nb ions of 10<sup>12</sup> cm<sup>-2</sup> fluence shows clear current peaks both in forward and backward scans. The positive and negative current peaks are known to result from the charging/discharging of electrons into/ from charge traps, respectively.<sup>17,18</sup> In contrast, the I–V curves show much broader current peaks at  $n_{Nb} = 10^{13}$  $cm^{-2}$  and no peaks at  $n_{Nb} = 10^{14} cm^{-2}$  in both scans. For  $n_{Nb} = 10^{14} \text{ cm}^{-2}$ , no peaks were found even for various sweep voltages of  $\pm 7$  to  $\pm 13$  V, consistent with the fact that no memory window in the C-V hysteresis is observed at  $n_{Nb} \ge 10^{14} \text{ cm}^{-2}$ . These results suggest that there is an optimum fluence range for achieving devices by this means. The unimplanted sample shows a very small current peak in the forward scan and a significant current peak in the backward scan. The current peaks in this case are attributed to interface defect states because no memory window is found in the C-V scans, as explained in Si-NC NVMs.<sup>18</sup>

Figure 4(b) shows the I–V characteristics of MOS cells with Ta-implanted  $HfO_2$ . Cells implanted with different Ta fluences show dielectric breakdowns during the I–V sweeps between 5 and 11 V. Clearly, Ta implantation produces leakage paths through the  $HfO_2$  matrix, possibly in the form of shallow defect levels. Significantly, the Ta does not appear to play a role in forming charge traps in the bandgap of  $HfO_2$ , consistent with calculations and the measured C–V results. As shown in Fig. 1, simulation of the Ta and Nb implants shows that the ion-range and damage distributions extend beyond the dielectric layers and into the Si substrate and that the ion and damage distributions exhibit important differences. The Ta concentration is higher in the dielectric films and lower in the Si substrate than for Nb, while the damage distribution produced by Ta is higher in both the dielectric films and the Si substrate. The defect density for Ta is 30% higher at the SiO<sub>2</sub>/Si interface and 60% higher at the HfO<sub>2</sub>/SiO<sub>2</sub> interface, which likely accounts for the higher leakage current observed in Ta-implanted samples.

Figure 5 shows retention characteristics of a Nb-implanted cell ( $n_{Nb} = 10^{13} \text{ cm}^{-2}$ ) measured at RT and 85°C. The programming and erasing states are defined as those programmed by a pulse of (+13 V, 1 s) and erased by a pulse of (-13 V, 1 s), respectively. The flat-band voltage at the programmed/ erased states of the cell remains almost unchanged with time, showing very little charge loss during the retention measurements. The charge losses after 10<sup>4</sup> s are ~9.8% and ~25.5% at RT and 85°C, respectively, and the expected charge loss after 10 years is ~34% at RT, very promising for commercial NVMs.



FIG. 4. (Color online) I-V characteristics of MOS cells with (a) Nb- and (b) Ta-implanted HfO2 for various fluences.



FIG. 5. (Color online) Retention characteristics of programming (P)/erasing (E) states at RT and 85°C for MOS cells fabricated with Nb implantation to a fluence of  $10^{13}$  Nb cm<sup>-2</sup>.

## **IV. CONCLUSION**

NVM MOS cells were fabricated using deep-energy trap levels formed in HfO<sub>2</sub> by metal ion implantation. Photocurrent spectroscopy exhibited characteristics consistent with one of the trap levels in the bandgap of Nb-implanted HfO<sub>2</sub> predicted by calculations. The MOS cells with Nb-implanted HfO<sub>2</sub> showed NVM effects in C–V curves for  $n_{Nb}$  from  $10^{12}$ to  $10^{13}$  cm<sup>-2</sup> but no such effects for  $n_{Nb} \ge 10^{14}$  cm<sup>-2</sup>, further confirmed by the existence of current peaks in I–V curves. In contrast, MOS cells with Ta-implanted HfO<sub>2</sub> showed no well-defined response during the C–V sweeps and only dielectric breakdowns during I–V sweeps, indicating no NVM effects, consistent with the calculations. The MOS cell fabricated with Nb implantation to a fluence of  $10^{13}$  Nb cm<sup>-2</sup> showed charge losses of ~9.8 and ~25.5% at RT and 85°C, respectively, after  $10^4$  s and the expected charge loss after 10 years was ~34% at RT, very promising for commercial NVMs.

- <sup>1</sup>S. Tiwari, F. Rana, H. Hanafi, E. F. Crabbe, and K. Chan, Appl. Phys. Lett. **68**, 1377 (1996).
- <sup>2</sup>S. Huang, S. Banerjee, R. T. Tung, and S. Oda, J. Appl. Phys. **93**, 576 (2003).
- <sup>3</sup>G. Atwood, IEEE Trans. Device Mater. Reliab. 4, 301 (2004).
- <sup>4</sup>G. Molas, D. Deleruyelle, B. De Salvo, G. Ghibaudo, M. Gély, L. Perniola, D. Lafond, and S. Deleonibus, IEEE Trans. Electron Devices **53**, 2610 (2006).
- <sup>5</sup>C.-H. Lee, S.-H. Hur, Y.-C. Shin, J.-H. Choi, D.-G. Park, and K. Kim, Appl. Phys. Lett. **86**, 152908 (2005).
- <sup>6</sup>T. M. Pan and W. W. Yeh, Appl. Phys. Lett. **92**, 173506 (2008).
- <sup>7</sup>Y. H. Lin, C. H. Chien, T. Y. Yang, and T. F. Lei, J. Electrochem. Soc. **154**, H619 (2007).
- <sup>8</sup>T. M. Pan, J.-S Jung, and F.-H. Chen, Appl. Phys. Lett. **97**, 012906 (2010).
  <sup>9</sup>Y. N. Tan, W. K. Chim, W. K. Choi, M. S. Joo, and B. J. Cho, IEEE Trans.
- Electron Devices 53, 654 (2006).
- <sup>10</sup>M. C. Kim, S. H. Hong, H. R. Kim, S. Kim, S.-H. Choi, R. G. Elliman, and S. P. Russo, Appl. Phys. Lett. **94**, 112110 (2009).
- <sup>11</sup>M. C. Kim, S. Kim, S.-H. Choi, K. Belay, R. G. Elliman, and S. P. Russo, IEEE Electron Device Lett. **30**, 837 (2009).
- <sup>12</sup>P. Biersack and L. G. Haggmark, Nucl. Instrum. Methods Phys. Res. 174, 257 (1980).
- <sup>13</sup>R. Dovesi, B. Civalleri, R. Orlando, C. Roetti, and V. Saunders, Rev. Comput. Chem. 21, 1 (2005).
- <sup>14</sup>M. Kirm, J. Aarik, M. Jürgens, I. Sildos, Nucl. Instrum. Methods Phys. Res. A 537, 251 (2005).
- <sup>15</sup>Z. Tan, S. K. Samanta, W. J. Yoo, and S. Lee, Appl. Phys. Lett. **86**, 013107 (2005).
- <sup>16</sup>Y. Yang, A. Purwar, and M. H. White, Solid-State Electron. **43**, 2025 (1999).
- <sup>17</sup>L. W. Yu, K. J. Chen, H. L. Ding, J. Xu, K. Liu, W. Li, X. Wang, and X. F. Huang, J. Appl. Phys. **102**, 014501 (2007).
- <sup>18</sup>L. C. Wu, K. J. Chen, J. M. Wang, X. F. Huang, Z. T. Song, and W. L. Liu, Appl. Phys. Lett. 89, 112118 (2006).